## INDIAN INSTITUTE OF TECHNOLOGY PATNA

## CS226-Hardware Lab

Lab3( Arithmetic and Logic Circuits)

1. Build an 8 bit adder using single bit full adders.

(15 points)

2. Study 7483 datasheet. Build an equivalent logic-m model (4 bit Binary adder). Then extend model to 8-bit adder/subtractor with overflow detection(basic structure is shown).



(25 points)

3. Design a 4 bit ALU which implements the flowing functionality (Addition, subtraction, AND & OR operating). Use 4 bit adder/subtractor from basic problem 2. Assume: A: a3 a2 a1 a0; B=b3b2b1b0.

**(30 points)** 

4. Using the above relevant blocks, simulate the following.



(30 points)

## **Submission:**

 $\underline{https://u.pcloud.com/\#page=puplink\&code=Qzv7ZT0TJ1AtunJhkvdoQH42qBffGTm4y}$ 

Submit your .circ file containing your various transistor-level/logic level implementations.

- The simulation files p1.circ, p2.circ, p3.circ, p4.circ,c
- Zip the above five files. Zip file name is your role number.

Due on : 9<sup>th</sup> Feb 2021, 11 PM